sd:zero_page_technology
Differences
This shows you the differences between two versions of the page.
| Both sides previous revisionPrevious revision | |||
| sd:zero_page_technology [2026/03/07 04:23] – appledog | sd:zero_page_technology [2026/03/07 04:24] (current) – appledog | ||
|---|---|---|---|
| Line 23: | Line 23: | ||
| <WRAP prewrap>< | <WRAP prewrap>< | ||
| - | | + | RESEARCH NOTES: DR. ISSAC A. KORR |
| - | | + | SUBJECT: SAMPLE SD-0064 |
| - | | + | * The Sample appears to resonate somewhere near 1mhz — although some instructions take 2 or even 3 cycles to operate |
| - | Relics of what appears to be an ancient memory-pointer design still present in the architecture, | + | * Relics of what appears to be an ancient memory-pointer design still present in the architecture, |
| - | New registers and instructions within tolerance levels — work inter-changeably with the old ones. | + | * New registers and instructions within tolerance levels — work inter-changeably with the old ones. |
| - | Processor SDC 8510 stable, phase variance within liminal threshold. | + | * Processor SDC 8510 stable, phase variance within liminal threshold. |
| </ | </ | ||
sd/zero_page_technology.1772857426.txt.gz · Last modified: by appledog
